## Lab 1 Report — ALU

## Computer Design Laboratory ECE 3710 Fall 2021

### The University of Utah

Jacob Peterson Computer Engineering 2022 University of Utah Salt Lake City, UT

**Brady Hartog** University of Utah Salt Lake City, UT

Isabella Gilman Computer Engineering 2022 Computer Engineering 2023 Computer Engineering 2023 University of Utah Salt Lake City, UT

Nate Hansen University of Utah Salt Lake City, UT

Abstract-This document contains data tables of the ALU (Algorithmic Logic Unit) implementation for Lab 1.

### I. TABLE OF ALU OPCODES

| ALU    | Instruction | Description                  |
|--------|-------------|------------------------------|
| Opcode | Encoding    |                              |
| ADD    | 0           | Signed addition              |
| ADDU   | 1           | Unsigned addition            |
| ADDC   | 2           | Signed addition with carry   |
| ADDCU  | 3           | Unsigned addition with carry |
| SUB    | 4           | Signed subtraction           |
| SUBU   | 5           | Unsigned subtraction         |
| AND    | 6           | Bitwise AND                  |
| OR     | 7           | Bitwise OR                   |
| XOR    | 8           | Bitwise XOR                  |
| NOT    | 9           | Bitwise NOT                  |
| LSH    | 10          | Logical left shift           |
| RSH    | 11          | Logical right shift          |
| ALSH   | 12          | Arithmetic (sign-extending)  |
|        |             | left shift                   |
| ARSH   | 13          | Arithmetic (sign-extending)  |
|        |             | right shift                  |

# II. TABLE OF ALU STATUS BIT MAPPINGS

| Status Bit | Status<br>One-Hot | Description                         |
|------------|-------------------|-------------------------------------|
|            | Encoding          |                                     |
| CARRY      | 5'b00001          | MSB carry out for unsigned addition |
| LOW        | 5'b00010          | B < A for unsigned subtraction      |
| FLAG       | 5'b00100          | MSB carry out for signed            |
|            |                   | addition                            |
| ZERO       | 5'b01000          | Set when $C == 0$                   |
| NEGATIVE   | 5'b10000          | B < A for signed subtrac-           |
|            |                   | tion                                |

#### III. Notes

The ALU has a single addressing mode, such that it does not distinguish between immediate-type and literal-type instructions.

In a future revision, the ALU will omit the clock signal so as to be a purely combinational circuit.